Senior Staff Engineer IP Design

extra holidays
Work set-up: 
Full Remote
Contract: 
Experience: 
Senior (5-10 years)
Work from: 

Offer summary

Qualifications:

B.E/M.Tech degree with over 10 years of experience in IP, ASIC, or FPGA development., Proficiency in Verilog and SystemVerilog for RTL design., Knowledge of serial protocols and AMBA protocols like AHB, AXI, and CXS., Experience with FPGA development, debugging tools, scripting languages, and ASIC tape-outs is desirable..

Key responsibilities:

  • Design and deliver PCIe IP blocks compliant with standards.
  • Work on microarchitecture, RTL coding, and documentation.
  • Collaborate with verification teams to develop test plans and coverage.
  • Lead IP and FPGA projects, mentor junior engineers, and coordinate with external and internal teams.

Alphawave Semi logo
Alphawave Semi Scaleup https://awavesemi.com/
501 - 1000 Employees
See all jobs

Job description

The Opportunity


Were looking for the Wavemakers of tomorrow.

Alphawave Semi enables tomorrow’s future by accelerating the critical data communication at the heart of our digital world – from seamless video streaming to AI to the metaverse and much more. Our technology powers product innovation in the most datademanding industries today, including data centers, networking, storage, artificial intelligence, 5G wireless infrastructure, and autonomous vehicles. Customers partner with us for missioncritical data communication, our innovative technologies, and our proven track record. Together, we enable the next generation of digital technology.

Alphawave Semi is expanding its team in PCIe IP design and development! We are looking for talented RTL Design Engineers to contribute to enhance and develop our IP. This is an incredible opportunity to be part of the PCIe and CXL development cycle, from specification to design.

As an RTL Design Engineer, you will work in IP design and integration. You will be responsible for microarchitecture, RTL coding, create microarchitecture documents, Lint and Synthesis cycle and Timing closure. You will work with verification team on achieving test plan, the code & functional coverage.

What Youll Do

  • Deliver standardscompliant PCIe IP block.
  • Will work on Microarchitect and document the design.
  • Develop RTL design using Verilog andor System Verilog.
  • Work closely with the verification team in building the environment, reviewing test suiteplans.
  • Issue and track bug reports from launch to closure.
  • Will refine IP development process with advancing toolsscripting.
  • Work with our external customers or internal engineers to deliver designs for use.
  • Collaborate with the team and mentor junior engineers.
  • Will Lead IP andor FPGA projects.
  • You will be reporting to Principal Engineer of the Design team.
    • What Youll Need

      • B.EM.Tech with 10+ years of experience in IP, ASIC or FPGA development.
      • Knowledge and experience in any serial protocols and AMBA (AHB, AXI and CXS) protocol.
      • Experience working on PCIeCXL protocol is advantageous.
      • Solid experience with Verilog, and System Verilog.
      • Experience with FPGA development cycle is desirable.
      • Experience with Lint, CDC, Synthesis, Timing closure, FPGA validation, Power analysis and LEC tools.
      • Experience in ASIC tapeouts is a plus.
      • Good experience with debugging tools and solid debugging skills.
      • Experience with UnixLinux Shell scripting andor Perl, TCL, Python and CC++ programming.
      • Strong communication skills.
        • We have a flexible work environment to support and help employees thrive in personal and professional capacities

          As part of our commitment to the wellbeing and satisfaction of our employees, we have designed a comprehensive benefits package that includes:

          • Competitive Compensation Package
          • Restricted Stock Units (RSUs)
          • Provisions to pursue advanced education from Premium Institute, eLearning content providers
          • Medical Insurance and a cohort of Wellness Benefits
          • Educational Assistance
          • Advance Loan Assistance
          • Office lunch & Snacks Facility
            • Equal Employment Opportunity Statement

              Alphawave Semi is an equal opportunity employer, welcoming all applicants regardless of age, gender, race, disability, or other protected characteristics. We value diversity and provide accommodations during the recruitment process.

Required profile

Experience

Level of experience: Senior (5-10 years)
Spoken language(s):
English
Check out the description to know which languages are mandatory.

Other Skills

  • Communication

Related jobs